## The University of Texas at Arlington

Exam #1 Review Exam Date: February 27<sup>th</sup>, 2018



CSE 3442/5442 Embedded Systems 1



### **Materials**

- No calculator
- No scantron
- No scratch paper
- No cheat sheet

Only need pen and pencil/eraser (preferred)



### **Exam Format**

- 50-60 questions (100 points total)
  - True/False
  - Multiple Choice
    - Some multiple response
  - Fill-in-the-blank
  - Write/Read Assembly Code
  - Text Free Response
  - Math Free Response
- 2 Bonus Questions



### **Topics Covered**

- Lectures 1 − 8
- PIC18F452 Datasheet
  - PIC18FXX2 Data Sheet.pdf
- Textbook
  - PIC Microcontroller and Embedded Systems -Mazidi, Mckinlay, and Causey
- PIC18Fxxx Instruction Set
  - http://technology.niagarac.on.ca/staff/mboldin/ 18F\_Instruction\_Set/



## **Topics Covered**

| Topic                          | Lecture #     | Textbook Ch.Sec         | Datasheet Sec           |
|--------------------------------|---------------|-------------------------|-------------------------|
| PIC18 Overview                 | 1, 2          | 1.2                     | 1.0                     |
| Architecture                   | 2             | 2                       | 1.0                     |
| Assembly                       | 3, 4, 5, 7, 8 | 2                       | 20.0                    |
| Branching                      | 4             | 3, 4.2                  | -                       |
| Instruction Cycle Time & Delay | 4, 7.0        | 3.3, 7.1                | -                       |
| Digital I/O                    | 5             | 4                       | 1.0, 9.0                |
| Arithmetic & Logic             | 7             | 5 (no BCD)              | 4.13                    |
| C Programming                  | 6             | 7.1, 7.2, 7.3, 7.6, 7.7 | -                       |
| Addressing                     | 8             | 6.1, 6.2                | 4.10, 4.11, 4.12        |
| Banks                          | 8             | 6.5                     | 4.10, 4.11              |
| Tables                         | 8             | 6.3                     | 4.8                     |
| Memory                         | 8             | 7.6, 7.7                | 4.0, 4.1, 4.4, 4.7, 4.9 |
| Macros & Modules               | 8             | 6.7                     | -                       |

Also Know: 2's Complement & Converting between hex, binary, and decimal

Not Covered: BCD, LCD, MPLAB, QwikFlash, or MCLR wiring/connections



# Base/Radix "Has X Unique Symbols"

### 2 Binary

0, 1

#### 10 Decimal

0 - 9

### 16 Hexadecimal

0 - 9, A - F

| Binary | Hex | Decimal |
|--------|-----|---------|
| 0000   | 0   | 0       |
| 0001   | 1   | 1       |
| 0010   | 2   | 2       |
| 0011   | 3   | 3       |
| 0100   | 4   | 4       |
| 0101   | 5   | 5       |
| 0110   | 6   | 6       |
| 0111   | 7   | 7       |
| 1000   | 8   | 8       |
| 1001   | 9   | 9       |
| 1010   | A   | 10      |
| 1011   | В   | 11      |
| 1100   | С   | 12      |
| 1101   | D   | 13      |
| 1110   | E   | 14      |
| 1111   | F   | 15      |



# Binary to Hex "Split into 4s"



| Binary | Hex | Decimal |
|--------|-----|---------|
| 0000   | 0   | O       |
| 0001   | 1   | 1       |
| 0010   | 2   | 2       |
| 0011   | 3   | 3       |
| 0100   | 4   | 4       |
| 0101   | 5   | 5       |
| 0110   | 6   | 6       |
| 0111   | 7   | 7       |
| 1000   | 8   | 8       |
| 1001   | 9   | 9       |
| 1010   | A   | 10      |
| 1011   | В   | 11      |
| 1100   | С   | 12      |
| 1101   | D   | 13      |
| 1110   | E   | 14      |
| 1111   | F   | 15      |



# Binary to Hex "Split into 4s"



| Binary | Hex | Decimal |
|--------|-----|---------|
| 0000   | 0   | 0       |
| 0001   | 1   | 1       |
| 0010   | 2   | 2       |
| 0011   | 3   | 3       |
| 0100   | 4   | 4       |
| 0101   | 5   | 5       |
| 0110   | 6   | 6       |
| 0111   | 7   | 7       |
| 1000   | 8   | 8       |
| 1001   | 9   | 9       |
| 1010   | A   | 10      |
| 1011   | В   | 11      |
| 1100   | С   | 12      |
| 1101   | D   | 13      |
| 1110   | E   | 14      |
| 1111   | F   | 15      |



# Hex to Binary "Expand to 4s"



→ 0b1001101010

| Binary | Hex | Decimal |
|--------|-----|---------|
| 0000   | 0   | 0       |
| 0001   | 1   | 1       |
| 0010   | 2   | 2       |
| 0011   | 3   | 3       |
| 0100   | 4   | 4       |
| 0101   | 5   | 5       |
| 0110   | 6   | 6       |
| 0111   | 7   | 7       |
| 1000   | 8   | 8       |
| 1001   | 9   | 9       |
| 1010   | A   | 10      |
| 1011   | В   | 11      |
| 1100   | С   | 12      |
| 1101   | D   | 13      |
| 1110   | E   | 14      |
| 1111   | F   | 15      |



## **Instruction Cycle**

Each instruction takes 4 clock cycles (ticks)

$$\mathbf{F}_{CY}$$
 = Instruction Cycle Frequency  
=  $\frac{\mathbf{F}_{OSC}}{4} = \frac{10MHZ}{4} = 2.5\text{MHz} = 2,500,000 \text{ Ins/sec}$ 



# How many IC (instructions) fit into 1ms? 1ms / 0.0004ms = 2,500

- → 2,500 Instruction Cycles take place in 1ms
- → 2,500 Instructions can complete in 1ms (generalizing since most instructions only take 1 Ins. Cycle)





### What is a register?

### Register

 A place inside the PIC that can be written to, read from, or both (8-bit numbers)

TABLE 9-4: SUMMARY OF REGISTERS ASSOCIATED WITH PORTB

| Name    | Bit 7                         | Bit 6         | Bit 5   | Bit 4   | Bit 3  | Bit 2     | Bit 1     | Bit 0     | Value on<br>POR, BOR | Value on<br>All Other<br>RESETS |
|---------|-------------------------------|---------------|---------|---------|--------|-----------|-----------|-----------|----------------------|---------------------------------|
| PORTB   | RB7                           | RB6           | RB5     | RB4     | RB3    | RB2       | RB1       | RB0       | xxxx xxxx            | uuuu uuuu                       |
| LATB    | LATB Data Output Register     |               |         |         |        |           | xxxx xxxx | uuuu uuuu |                      |                                 |
| TRISB   | PORTB Data Direction Register |               |         |         |        | 1111 1111 | 1111 1111 |           |                      |                                 |
| INTCON  | GIE/<br>GIEH                  | PEIE/<br>GIEL | TMR0IE  | INTOIE  | RBIE   | TMR0IF    | INTOIF    | RBIF      | 0000 000x            | 0000 000u                       |
| INTCON2 | RBPU                          | INTEDG0       | INTEDG1 | INTEDG2 | _      | TMR0IP    | _         | RBIP      | 1111 -1-1            | 1111 -1-1                       |
| INTCON3 | INT2IP                        | INT1IP        | _       | INT2IE  | INT1IE | _         | INT2IF    | INT1IF    | 11-0 0-00            | 11-0 0-00                       |

Legend: x = unknown, u = unchanged. Shaded cells are not used by PORTB.



### **WREG**

- Working Register is the same as the accumulator in other microprocessors
- Used for all arithmetic/logic instructions
  - Avoids use of main memory
  - Close as possible to the ALU within the CPU
- Can only hold 0-255dec (0-FFh)
  - Truncates larger values and cause warning
    - 1001 <u>1101 1100</u> = 2,524dec = 9DCh
    - 0000 <u>1101 1100</u> = 220dec = DCh



### **FILE REGISTER**

### File Register = Data Memory (RAM)

- Read/write memory used by CPU for data storage
- Varies from 32 bytes to thousands depending on chip size (family)
- Can perform arithmetic/logic operations on many locations of File Register data
- Divided into two sections:
  - Special Function Registers (SFR)
  - General Purpose Registers (GPR) or (GP RAM)



# File Registers = Data RAM







# Status Register in the CPU



16



# Status Register Only the 5 LSBs are Used





## Flag Bits used in Branching

BC

• BNC

BZ

BNZ

BN

BNN

BOV

BNOV

Branch if C = 1 (carry, positive)

Branch if C ≠ 1

Branch if Z = 1 (zero)

Branch if  $Z \neq 1$ 

Branch if N = 1 (negative)

Branch if N ≠ 1

Branch if OV = 1 (overflow, 2s cmp)

Branch if OV ≠ 1



# Other Conditional Branch Instructions

| BC   | (C=1)         | ВС               | Branch if Carry                                                        |  |  |  |
|------|---------------|------------------|------------------------------------------------------------------------|--|--|--|
| BNC  | ,             | Syntax:          | [label] BC n                                                           |  |  |  |
| BZ   | <b>(7_1</b> ) | Operands:        | -128 ≤ n ≤ 127                                                         |  |  |  |
| BNZ  | (Z=1)         | Operation:       | if carry bit is '1' $(PC) + 2 + 2n \rightarrow PC$                     |  |  |  |
| BN   | (N=1)         | Status Affected: | None                                                                   |  |  |  |
|      | (14-1)        | Encoding:        | 1110 0010 nnnn nnnn                                                    |  |  |  |
| BNN  |               | Description:     | If the Carry bit is '1', then the                                      |  |  |  |
| BOV  | (OV=1)        |                  | program will branch. The 2's complement number '2n' is                 |  |  |  |
| BNOV |               |                  | added to the PC. Since the PC will                                     |  |  |  |
|      |               |                  | have incremented to fetch the next                                     |  |  |  |
|      |               |                  | instruction, the new address will be PC+2+2n. This instruction is then |  |  |  |
|      |               |                  | a two-cycle instruction.                                               |  |  |  |
|      |               | Words:           | 1                                                                      |  |  |  |
|      |               | Cycles:          | 1(2)                                                                   |  |  |  |

Note: (All conditional branches are 2 bytes thus represent short jumps, within ~ +/-128 bits to PC)



# Jumping Range in ROM for Conditional Branches







# **BRA (Branch Unconditionally) Instruction Address Range**

#### BRA n





### **GOTO** Instruction

#### GOTO k

#### **4 Byte Instruction**





# RISC: Reduced Instruction Set Computer

- 1. Fixed instruction size (2 and 4 bytes in PIC; ADD, GOTO)
- Many registers (no need for large stack)
- 3. Small instruction set longer code
- 4. Small clock cycle/instruction
- 5. Usually Harvard architecture
- No microcoding; instructions are internally hardwired – can result in 50% reduction in the number of transistors
- 7. No cross operations between GFR registers



### PIC uses <u>Harvard</u> Architecture





# Assembler/Compiler Directives

- Instructions (MOVLW, ADDLW, etc.) tell CPU what to do
- Directives give directions to the Assembler/Compiler
  - "pseudo-instructions"
- Assembler directives:
  - EQU (defining constants), (SET is similar but can be reset)
  - ORG (origin explicit address offset operand must be hex)
  - END (tells assembler that this is end of code)
  - LIST (indicates specific controller, e.g., LIST P=18F452)
  - #include (to include libraries associated)
  - \_config directives tell assembler what the configuration (stored at 300000H) bits of the target PIC should be
  - radix (e.g., radix dec will change to decimal notation; default is hex)



### **Instruction Format**







# **Software Program Flow**





# **Software Program Flow**

```
CSE@UTA
       //Main routine, forever in an infin-
                                                movlw
                                                         2.44
69
       while (1)
                                                movwf
70
                                                         168
                                                movlw
           //Your main code goes here
                                               1157:
72
           Print To LCD(Str 1);
                                                dw
                                                     65535
           Print To LCD(Str 2);
73
                                                decfsz
                                                         wreq,f,c
74
                                                bra u57
75
           Toggle LEDs();
                                                decfsz
76
                                                bra u57
           Str 2[8]++;
                                                decfsz
78
           if(Str 2[8] > '9')
                                                bra u57
79
               Str 2[8] = '0';
80
                                                nop2
```

```
?? Initialize LCD& (0+255),c
                   .asm
    ; errata NOP
?? Initialize LCD& (0+255),f,c
(?? Initialize LCD+1) & (0+255)
```

:100760000FEC03F01200FFFFFFFF9EEC05F00B0EF7 :10077000156E060E166E57EC03F0010E156E060E82 :10078000166E57EC03F0FFFFFED7C020202020207C :100790002020200080202020202020202000FFFF7B :020000040020DA :08000000FFFFFFFFFFFFFF .hex :020000040030CA

:0E000000FF220D0EFF0181FF0FC00FE00F4029

:0000001FF





# PC Program Counter





# **PIC18 Program Counter**



21-bit → 000000 to 1FFFFF addresses

Figure 2-9.



### **DECFSZ Instruction**

DECFSZ fileReg, d

; Decrement fileReg and Skip next instruction if new value is 0

; if d==0 or d==w put new decremented value in WREG

; if d==1 or d==f put

in fileReg

| DECFSZ           | Decrement f, skip if 0                                   |      |      |      |  |  |
|------------------|----------------------------------------------------------|------|------|------|--|--|
| Syntax:          | [ label ] DECFSZ f [,d [,a]]                             |      |      |      |  |  |
| Operands:        | 0 ≤ f ≤ 255<br>d ∈ [0,1]<br>a ∈ [0,1]                    |      |      |      |  |  |
| Operation:       | (f) $-1 \rightarrow \text{dest}$ ,<br>skip if result = 0 |      |      |      |  |  |
| Status Affected: | None                                                     |      |      |      |  |  |
| Encoding:        | 0010                                                     | 11da | ffff | ffff |  |  |
|                  |                                                          |      |      | •    |  |  |

The contents of register 'f' are decremented. If 'd' is 0, the result is placed in W. If 'd' is 1, the result is placed back in register 'f' (default). If the result is 0, the next instruction, which is already fetched, is discarded, and a NOP is executed instead, making it a two-cycle instruction. If 'a' is 0, the Access Bank will be selected, overriding the BSR value. If 'a' = 1, then the bank will be selected as per the 31 BSR value (default).



### **Stack**

- Subroutines require stacks
- CALL and RCALL instructions can create subroutines (RETURN)
  - They are jumps but put the current PC onto the stack
- Program Counter needs to be stored so microcontroller knows where to return
- Stack thus has 21-bit words
  - Needs to be longer than one unit as there may be nested subroutines
  - Stack is separate RAM close to the CPU
- Separate 5-bit register (SP) for keeping track of stack (relative address)
  - SP is incremented from 0!
- User has to "stack" (store) other registers.



## **Digital Input/Output**

### Only two states

- ON / OFF
- HIGH / LOW
- -1/0





# PIC18F452 Pin Diagram 5 Ports





### **Number of Individual Port Pins**

- For example, the PIC18F452
  - Port A has 7 pins
  - Ports B, C, and D each have 8 pins
  - Port E has only 3 pins
    - →34 total digital IO pins
- Each port has three SFRs associated
  - PORTx
  - TRISx (TRIState)
  - LATx (LATch)



### **Unsigned Numbers**

- So far we've only used unsigned numbers
  - Only zero and positive
- All 8 bits are used to represent a number

■ Dec: 0 – 255

■ Hex: 0 – FF

■ Bin: 0 – 1111 1111

No bits designated for + or - sign



# **Signed Numbers**

- Decimal Range: -128 ... 0 ... +127
- MSB D7 is the sign bit
  - D7 =  $0 \rightarrow Positive Number$
  - D7 = 1  $\rightarrow$  Negative Number





 $0 \dots +127$ 



# **Signed Number Range**

| Decimal |
|---------|
| -128    |
| -127    |
| -126    |
|         |
| -2      |
| -1      |
| 0       |
| +1      |
| +2      |
|         |
| +127    |

| В | inaı | r <b>y</b> |
|---|------|------------|
| 1 | 000  | 0000       |
| 1 | 000  | 0001       |
| 1 | 000  | 0010       |
|   |      |            |
| 1 | 111  | 1110       |
| 1 | 111  | 1111       |
| 0 | 000  | 0000       |
| 0 | 000  | 0001       |
| 0 | 000  | 0010       |
|   |      |            |
| 0 | 111  | 1111       |
|   |      |            |

| Hex |
|-----|
| 80  |
| 81  |
| 82  |
|     |
| FE  |
| FF  |
| 00  |
| 01  |
| 02  |
|     |
| 7F  |



# **Negative Numbers**

- D7 = 1 but magnitude (lower 7 bits) is represented/stored in its <u>2's complement</u>
- Assembler does the conversion for us
  - 1. Write the magnitude in 8-bit binary (no sign)
  - 2. Invert each bit
  - 3. Add 1 to it





# 2's Complement Example

- Represent -39 decimal in 2's Complement
  - Before: -0010 0111 (how we see it)

- 39 in 8-bit binary → 0010 0111
- Invert each bit → 1101 1000
- Add 1 → +1
- Final Result → 1101 1001 (0xD9)
- Is a negative number D7 = N = 1
- → 0xD9 is 2's comp. representation of -39



## **Subtraction**

- Like ADD, there is SUB and SUB w/borrow
- SUB only coverts second argument into 2's complement and <u>adds</u> it to file register
  - 2's complement turns addition into subtraction
  - Saves separate subtracter circuitry
- NEG fileReg does 2's complement inversion



# **Multiplication of Unsigned Bytes**

- Bytes-only and unsigned-only operation
- One must be WREG & other is Literal/fileReg
- Result placed across 2 SFRs

- MULWF f or MULLW k
  - PRODH = high byte
  - PRODL = low byte

```
MOVLW 0x25 ; load 25H to WREG (WREG = 25H)

MULLW 0x65 ; 25H * 65H = E99 where

; PRODH = 0EH and PRODL = 99H
```



## **PRODH & PRODL Stored in**

## TABLE 4-1: SPECIAL FUNCTION REGISTER MAP



| TABLE 4-1: SPECIAL FUNCTION REGISTER MAP |                         |         |                        |         |         |         |                      |  |  |  |
|------------------------------------------|-------------------------|---------|------------------------|---------|---------|---------|----------------------|--|--|--|
| Address                                  | Name                    | Address | Name                   | Address | Name    | Address | Name                 |  |  |  |
| FFFh                                     | TOSU                    | FDFh    | INDF2 <sup>(3)</sup>   | FBFh    | CCPR1H  | F9Fh    | IPR1                 |  |  |  |
| FFEh                                     | TOSH                    | FDEh    | POSTINC2(3)            | FBEh    | CCPR1L  | F9Eh    | PIR1                 |  |  |  |
| FFDh                                     | TOSL                    | FDDh    | POSTDEC2(3)            | FBDh    | CCP1CON | F9Dh    | PIE1                 |  |  |  |
| FFCh                                     | STKPTR                  | FDCh    | PREINC2 <sup>(3)</sup> | FBCh    | CCPR2H  | F9Ch    | _                    |  |  |  |
| FFBh                                     | PCLATU                  | FDBh    | PLUSW2 <sup>(3)</sup>  | FBBh    | CCPR2L  | F9Bh    | _                    |  |  |  |
| FFAh                                     | PCLATH                  | FDAh    | FSR2H                  | FBAh    | CCP2CON | F9Ah    | _                    |  |  |  |
| FF9h                                     | PCL                     | FD9h    | FSR2L                  | FB9h    | _       | F99h    | _                    |  |  |  |
| FF8h                                     | TBLPTRU                 | FD8h    | STATUS                 | FB8h    | _       | F98h    | _                    |  |  |  |
| FF7h                                     | TBLPTRH                 | FD7h    | TMR0H                  | FB7h    | _       | F97h    | _                    |  |  |  |
| FF6h                                     | TBLPTRL                 | FD6h    | TMR0L                  | FB6h    | _       | F96h    | TRISE <sup>(2)</sup> |  |  |  |
| FF5h                                     | TABLAT                  | FD5h    | T0CON                  | FB5h    | _       | F95h    | TRISD <sup>(2)</sup> |  |  |  |
| FF4h                                     | PRODH                   | FD4h    | _                      | FB4h    | _       | F94h    | TRISC                |  |  |  |
| FF3h                                     | PRODL                   | FD3h    | OSCCON                 | FB3h    | TMR3H   | F93h    | TRISB                |  |  |  |
| FF2h                                     | INTCON                  | FD2h    | LVDCON                 | FB2h    | TMR3L   | F92h    | TRISA                |  |  |  |
| FF1h                                     | INTCON2                 | FD1h    | WDTCON                 | FB1h    | T3CON   | F91h    | _                    |  |  |  |
| FF0h                                     | INTCON3                 | FD0h    | RCON                   | FB0h    | _       | F90h    | _                    |  |  |  |
| FEFh                                     | INDF0 <sup>(3)</sup>    | FCFh    | TMR1H                  | FAFh    | SPBRG   | F8Fh    | _                    |  |  |  |
| FEEh                                     | POSTINCO(3)             | FCEh    | TMR1L                  | FAEh    | RCREG   | F8Eh    | _                    |  |  |  |
| FEDh                                     | POSTDEC0 <sup>(3)</sup> | FCDh    | T1CON                  | FADh    | TXREG   | F8Dh    | LATE <sup>(2)</sup>  |  |  |  |
| FECh                                     | PREINC0 <sup>(3)</sup>  | FCCh    | TMR2                   | FACh    | TXSTA   | F8Ch    | LATD <sup>(2)</sup>  |  |  |  |
| FEBh                                     | PLUSW0 <sup>(3)</sup>   | FCBh    | PR2                    | FABh    | RCSTA   | F8Bh    | LATC                 |  |  |  |
| FEAh                                     | FSR0H                   | FCAh    | T2CON                  | FAAh    | _       | F8Ah    | LATB                 |  |  |  |
| FE9h                                     | FSR0L                   | FC9h    | SSPBUF                 | FA9h    | EEADR   | F89h    | LATA                 |  |  |  |
| FE8h                                     | WREG                    | FC8h    | SSPADD                 | FA8h    | EEDATA  | F88h    | _                    |  |  |  |
| FE7h                                     | INDF1 <sup>(3)</sup>    | FC7h    | SSPSTAT                | FA7h    | EECON2  | F87h    | _                    |  |  |  |
| FE6h                                     | POSTINC1 <sup>(3)</sup> | FC6h    | SSPCON1                | FA6h    | EECON1  | F86h    | _                    |  |  |  |
| FE5h                                     | POSTDEC1 <sup>(3)</sup> | FC5h    | SSPCON2                | FA5h    | _       | F85h    | _                    |  |  |  |
| FE4h                                     | PREINC1 <sup>(3)</sup>  | FC4h    | ADRESH                 | FA4h    | _       | F84h    | PORTE <sup>(2)</sup> |  |  |  |
| FE3h                                     | PLUSW1 <sup>(3)</sup>   | FC3h    | ADRESL                 | FA3h    |         | F83h    | PORTD <sup>(2)</sup> |  |  |  |
| FE2h                                     | FSR1H                   | FC2h    | ADCON0                 | FA2h    | IPR2    | F82h    | PORTC                |  |  |  |
| FE1h                                     | FSR1L                   | FC1h    | ADCON1                 | FA1h    | PIR2    | F81h    | <b>г463</b> тв       |  |  |  |
| FE0h                                     | BSR                     | FC0h    | _                      | FA0h    | PIE2    | F80h    | PORTA                |  |  |  |



# Masking

#### Masked **ON**

"OR" with 1



#### Masked **OFF**

"AND" with 0





## How Can the CPU Access Data?





# **Addressing Modes**

#### 1. Immediate

Operand part of the instruction (constant K)

#### 2. Direct

 Instruction has the operand of a RAM address and thus can be directly addressed

#### 3. Register Indirect

 Kind of like using pointers to address registers. There are specific SFRs set aside for this.

#### 4. Indexed-ROM

Constant fixed data stored alongside the program code





### **Macros**

- Macro is used for referencing the same group of instructions repeatedly
  - Macro == sequence of instructions
- Thus do not have to repeat/write the instructions each time instruction group are used
  - For useful non-standard operations
- Place/define "above" your main code (ORG 0)
- Macros can call other macros or itself recursively
  - Max 16 nested macro calls



## Macro vs. Subroutine

#### Macros

- Increase overall code size
  - 10-instruction macro called 10 times = 100 total instructions
- Allows in-line arguments in macro call
- No return values

#### Subroutines

- Fixed code size
- No in-line arguments when calling a subroutine
- Return value is "possible"
  - retlw (return with literal in WREG)
- Uses stack space
  - Too many nested calls can cause stack issues



## **Modules**

- With having the main procedure and subroutines in the same file...
  - If one subroutine fails, all must be rewritten
- Treat each subroutine as its own program
  - Known as "modules"
  - Each a separate file (.o or .asm file)
    - Assembled and tested independently
  - All brought together (linked) to form a single program



## **Modules Directives**

#### EXTERN

 Notifies assembler/linker that certain names and variables are not defined in the present module but in another (externally)

#### GLOBAL

- Notifies assembler/linker that certain names and variables may be used by other outside (external) modules
- GLOBAL (public) allows the assembler and linker to match it with its EXTERN counterpart(s)



# **EEPROM and Program ROM Non-Volatile Memory in PICs**



52



### Instructions to Know

- MOVLW
- MOVFF
- MOVWF
- GOTO
- ADD instructions
- SUB instructions
- Multiplication instructions
- DECFSZ/DCFSNZ

- CALL
- RCALL
- AND instructions
- IOR instructions
- Rotate instructions
- Branch instructions
- CLRF/SETF



## **Directives to Know**

- ORG
- LOCAL
- DB
- DATA
- EQU

- GLOBAL
- EXTERN
- #pragma
- #include



# **Questions?**